

Per Technology SEA



Core Ocean Technology (Shenzhen) Co.

Address: 9/F, Block A, Garden City Digital Building, No.1079 Nanhai Avenue,

Shenzhen

Telephone Phone: + (86 755)86169257 F a x : +(86 755)8616

Website: Zip code: 518067

www.chipsea.com徵信号: Core Ocean Technology





# **Version History**

| Historical<br>Version | Modified content                                                                                                                                                                                                                  | Version    |  |  |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--|--|
|                       |                                                                                                                                                                                                                                   | Date       |  |  |
| REV 1.0               | Initial Version                                                                                                                                                                                                                   | 2018-05-05 |  |  |
| REV 1.1               | <ol> <li>Add user configuration area, P15~P18</li> <li>Add the description of encryption area, P18~P19</li> </ol>                                                                                                                 | 2018-09-03 |  |  |
| REV 1.2               | Remove the external crystal                                                                                                                                                                                                       | 2018-10-24 |  |  |
| REV 1.3               | <ol> <li>Add section 9 Product naming rules</li> <li>Chapter 5 description update</li> <li>QC3.0 characteristic RDM pull-down resistor resistance update</li> </ol>                                                               | 2019-02-13 |  |  |
| REV 1.4               | 1. Modify DAC DNL, INL characteristics, P36 2. Revision of clerical errors, P5, P15 3. QFN24 package thickness modification, P40 4. Add burn mode encryption address and description in encryption area, P20                      |            |  |  |
| REV 1.5               | <ol> <li>QFN24 package thickness modification, P40</li> <li>QFN32 package parameter description modification, P41</li> <li>Increase comparator response time, P37</li> <li>Update the typical application diagram, P30</li> </ol> | 2019-08-08 |  |  |



# **Table of Contents** Table of Contents

|                    | History                                |      |
|--------------------|----------------------------------------|------|
| le of Cor          | ntents                                 | Tabl |
| Contents           | 3                                      | 3    |
| 1 Pro              | duct Overview                          | 5    |
| 1.1                | Function Description                   | Ę.   |
| 1.2                | Main Features                          |      |
| 1.3                | Selection table                        |      |
|                    | ck Diagram                             |      |
|                    | Block diagram of functional modules    |      |
| 2.1                |                                        |      |
| 2.2                | Internal circuit block diagram         |      |
| 3 <b>Pin</b>       | diagram                                | 9    |
| 3.1                | QFN24                                  | ç    |
| 3.2                | QFN32                                  | 10   |
| 3.3                | Pin Description                        |      |
|                    | tures                                  |      |
|                    | MCU Subsystem                          |      |
| 4.1<br>4.2         | FLASH                                  |      |
| 4.2<br>4.3         |                                        |      |
| -                  | LDROM                                  |      |
| 4.4<br>4.5         | User configuration area Encrypted Area |      |
| 4.5<br>4.6         | USB PD                                 |      |
| 4.0<br>4.7         | VBUS PFE control port                  |      |
| 4. <i>1</i><br>4.8 | ADC                                    |      |
| 4.0<br>4.9         | DAC                                    |      |
| 4.9<br>4.10        | Analog Comparator                      |      |
| 4.10<br>4.11       | GPIO                                   |      |
| 4.11               | Communication interface                |      |
| 4.12               |                                        |      |
|                    | 2.2 SPI                                |      |
| 4.12               |                                        |      |
| 4.13               | Timer                                  |      |
| 4.13               | Watchdog Timer                         |      |
| 4.14               |                                        |      |
| 4.14               |                                        |      |
| 4.14               |                                        |      |
| 4.15               | Operation unit                         |      |
| 4.15               |                                        |      |
| 4.15               | 9 , 1                                  |      |
| 4.15               |                                        |      |
| 4.16               | Power Management                       |      |
| 4.16               | •                                      |      |
| 4.16               | ·                                      |      |
| 4.16               | •                                      |      |
| 4.16               | ' '                                    |      |



|    | 4.16.  | 5 Deep Power-Down Mode               | 26 |
|----|--------|--------------------------------------|----|
| 5  | Appli  | ication burn-in                      | 27 |
|    | 5.1 FI | LASH Burning via Serial Burning Port | 27 |
|    |        | Application upgrade via TYPE-C port  |    |
|    |        | Burning via SWD port                 |    |
|    |        | Burning method selection             |    |
| 6  | Typic  | cal Applications                     | 30 |
|    | 6.1 N  | Nobile Power Typical Applications    | 30 |
|    | 6.2 C  | Car charger typical applications     | 30 |
|    | 6.3 P  | Power adapter typical applications   | 31 |
| 7  | Elect  | rical Characteristics                | 32 |
|    |        | .imit value                          |    |
|    |        | DC gas characteristics               |    |
|    |        | AC electrical characteristics        |    |
|    | 7.3.1  | Internal 24/8MHz RC oscillator       | 34 |
|    | 7.3.2  | Internal 10KHz RC oscillator         | 34 |
|    | 7.3.3  | PLL Features                         | 34 |
|    | 7.3.4  | I2C Features                         | 34 |
|    | 7.3.5  |                                      |    |
|    | 7.4 A  | Analog Characteristics               |    |
|    | 7.4.1  | 12bit ADC                            |    |
|    | 7.4.2  |                                      |    |
|    | 7.4.3  |                                      |    |
|    | 7.4.4  | G .                                  |    |
|    | 7.4.5  |                                      |    |
|    | 7.4.6  |                                      |    |
|    | 7.4.7  |                                      |    |
|    | 7.4.8  |                                      |    |
| _  | 7.4.9  |                                      |    |
| 8  |        | age Information                      |    |
|    | 8.1 C  | QFN24-PIN(4MM*4MM*0.55,E=0.5MM)      | 40 |
|    | 8.2 Q  | QFN32(5MM*5MM*0.75MM,E=0.5MM)        | 41 |
| 9  | Prod   | uct Naming Rules                     | 42 |
|    | 9.1 P  | Product Model Description            | 42 |
|    | 9.2 P  | Product printing instructions        | 44 |
| 1( | Orc    | dering Information                   | 45 |
|    |        |                                      |    |



## 1 Product Overview

# 1.1 Function Description

The CS32G020 series is a USB Type-C controller that supports USB Type-C and PD3.0 protocols and can be used in PC power adapters, cell phone chargers, mobile power supplies, car chargers, HUBs, etc. The CS32G020 has a n embedded ARM® Cortex™-M0 core with a maximum main frequency of 48MHz and can support a wide range of industrial control applications and applications requiring high performance CPU. The CS32G020 is available in 64K bytes program flash, 4K bytes LDROM, and 8K bytes SRAM.

### 1.2 Main Features

## Type-C and USB PD support

- Support USB PD3.0 protocol, support PPS
- CC port configurable RP and RD
- Supports 2 Type-C ports for independent PD communication
- CC port supports 21V withstand voltage
- Built-in 2 high voltage (21V) control ports
- Support for Fast Role

## Exchange (FRS) other protocols

- Supports QC4.0+, SCP, FCP, AFC protocols
- Support BC1.2, Apple 2.4A
- Supports all configurations on DP, DM
- Supports a variety of fast charging protocol input **peripherals** such as FCP, AFC, etc.
  - Up to 27 general purpose (GPIO) pins
  - 3 16-bit timers, 8-bit prescale
  - 1 group UART
  - 1 group SPI
  - 1 group I2C (master-slave mode supported)
  - 2 analog comparators
  - 12-bit analog-to-digital converter (ADC)
  - 11-bit digital-to-analog converter (DAC)
  - Brown-out

## detection (BOD) 32-bit

### **MCU**

- Core ARM®Cortex™-M0 core at up to 48MHz
- 60K Flash memory for application programs (APROM)
- Configurable data flash (Data Flash)
- 4KB boot code space (LDROM)
- Embedded 8KB SRAM
- System boot interval is configurable and can be booted from APROM, LDROM or SRAM

### **Clocks and Crystals**

24/8MHz internal oscillator

(HSI) (25°C, 5V, 1% error)

- 10 KHz internal low-power oscillator (LSI) operating mode (low-power mode, multi-clock low-power strategy)
  - Normal mode, operating current 10mA@5V.

#### 25°C

## Gathestockereperating current

2mA@5V, 25°C

• Deep-Sleep1

mode, operating

current

100uA@5V, 25°C

Deep-Sleep2

mode, operating

current

12uA@5V, 25°C

Deep Power-Down

mode, operating

current 2.5uA@5V,

25°C

## **Chip Security**

Provides multi-level security policy for

Flash memory

Provides CRC-32

calculation unit with

polynomial

0x4C11DB7 (same

as Ethernet

standard)

Internal

SRAM supports parity

## check operating

## conditions

- Working temperature:-40°C~85°C
- Operatin

g

voltage:2.5V~5.

## 5V package

- QFN24
- QFN32

## **Applications**

- Adapter
- Mobile Power
- car charger
- HUB





# 1.3 Selection table

| Model        | Flash | SRAM | Ю  | CC port     | PD<br><b>Modu</b><br><b>les</b> | Dead<br>battery<br>Functi<br>on | QC PHY  | Timer   | ADC                | DAC   | Packa<br>ge |
|--------------|-------|------|----|-------------|---------------------------------|---------------------------------|---------|---------|--------------------|-------|-------------|
| CS32G020K8U6 | 64K   | 8K   | 27 | 2<br>groups | 2                               | Support                         | 2 Roads | 3*16bit | 24<br>Tong<br>Road |       | QFN32       |
| CS32G020E8U6 | 64K   | 8K   | 19 | 2<br>groups | 2                               | Not<br>support                  | 2 Roads | 3*16bit | 20<br>pass<br>Road | 11bit | QFN24       |



# 2 Block Diagram

# 2.1 Block diagram of functional modules



Figure 1 CS32G020 system block diagram



# 2.2 Internal circuit block diagram



Figure 2 Internal circuit block diagram



# 3 Pin diagram

# **3.1** QFN24



Figure 3 QFN24 Pinout Diagram (Top View)



## **3.2** QFN32



Figure 4 QFN32 Pinout Diagram (Top View)



# 3.3 Pin Description

Pin Type
Abbreviation
Description I:
Digital Input
Port O: Digital
Output Port

I/O: Digital input and output port AI: Analog input port AO: Analog

output port P: Power supply

Table 3-1 Pin Description Table

| QFN32<br>-PIN | QFN24<br>-PIN | Pin Name  | Pin | Description                                    |  |  |
|---------------|---------------|-----------|-----|------------------------------------------------|--|--|
|               |               | PB9       | I/O | General purpose input/output pins              |  |  |
| 1             |               | AINP9     | Al  | AINP9 Input                                    |  |  |
| _             |               | PB13      | I/O | General purpose input/output pins              |  |  |
| 2             |               | AINN9     | Al  | AINN9 Input                                    |  |  |
|               |               | PA12      | I/O | General purpose input/output pins              |  |  |
|               |               | UART0_RXD | I   | UART0 Receive signal                           |  |  |
| •             |               | AINP7     | Al  | AINP7 Input                                    |  |  |
| 3             | 1             | CC1_B     | I/O | USB PD1 CC1 end                                |  |  |
|               |               | C1P       | Al  | Comparator 1 positive input                    |  |  |
|               |               | COP       | Al  | Comparator 0 Positive input                    |  |  |
|               |               | PA13      | I/O | General purpose input/output pins              |  |  |
|               | 2             | AINN7     | Al  | AINN7 Input                                    |  |  |
| 4             |               | CC2_B     | I/O | USB PD1 CC2 end                                |  |  |
|               |               | C1P       | Al  | Comparator 1 positive input                    |  |  |
|               |               | COP       | Al  | Comparator 0 Positive input                    |  |  |
| 5             | 3             | VCONN_SRC | Р   | VCONN power input, 4.5V to 5.5V input required |  |  |
|               |               | PA14      | I/O | General purpose input/output pins              |  |  |
|               |               | AINP8     | Al  | AINP8 Input                                    |  |  |
| 6             | 4             | CC2_A     | I/O | USB PD0 CC2 end                                |  |  |
|               | \/-           | C1P       | Al  | Comparator 1 positive input                    |  |  |
|               |               | COP       | Al  | Comparator 0 Positive input                    |  |  |
|               | 3/1           | PA15      | I/O | General purpose input/output pins              |  |  |
|               |               | AINN8     | Al  | AINN8 Input                                    |  |  |
| _             |               | CC1_A     | I/O | USB PD0 CC1 end                                |  |  |
| 7             | 5             | C1P       | Al  | Comparator 1 positive input                    |  |  |
|               |               | C0P       | Al  | Comparator 0 Positive input                    |  |  |
|               |               | WKUP1     | I   | Power-down mode wake-up pin, active high       |  |  |
|               |               | PB12      | I/O | General purpose input/output pins              |  |  |
| 8             |               | TM_TRG2   | I   | Timer external trigger input 2                 |  |  |
| _             | _             | PB11      | I/O | General purpose input/output pins              |  |  |



| Gatheri | rig the c |              |     | OIIII OEA                                                            |
|---------|-----------|--------------|-----|----------------------------------------------------------------------|
|         |           | LOAD_IN      | I   | Universal input/output pins and support for 800K pull-down resistors |
| 10      | 7         | LDO_CAP      | AO  | LDO output pin, 4.7uF capacitor required                             |
| 11      | 8         | VDD          | Р   | IO power supply (1.8V~5.5V)                                          |
| 12      | 9         | SAR_ADC_VREF | AO  | SAR_ADC reference voltage output, requires externa 1uF capacitor     |
|         |           | PA0          | I/O | General purpose input/output pins                                    |
|         |           | AINP0        | Al  | AINP0 Input                                                          |
|         |           | C1N          | Al  | Comparator 1 negative input                                          |
|         |           | I2C0_SCL     | I/O | I2C0 clock signal                                                    |
|         |           | UART0_TXD    | 0   | UART0 Send signal                                                    |
| 13      | 10        | SPI0_CLK     | I/O | SPI0 clock signal                                                    |
|         |           | PWM0         | 0   | PWM0 Output                                                          |
|         |           | EINT0        | ı   | EINT0 Input                                                          |
|         |           | T0           | ı   | Timer 0 input                                                        |
|         |           | INT_VREF     | AO  | Internal reference voltage output                                    |
|         |           | CMP1_VREF    | Al  | Comparator 1 reference voltage output                                |
|         |           | PA1          | I/O | General purpose input/output pins                                    |
|         |           | AINN0        | Al  | AINN0 Input                                                          |
|         | 11        | C1P          | Al  | Comparator 1 positive input                                          |
| 14      |           | SWDIO        | I/O | SWD data signal                                                      |
|         |           | SPI0_MOSI    | I/O | SPI0 Host output/slave input signal                                  |
|         |           | PWM1         | 0   | PWM1 Output                                                          |
|         |           | PDA          | I/O | Burning data port                                                    |
|         |           | PA2          | I/O | General purpose input/output pins                                    |
|         |           | AINP1        | Al  | AINP1 input                                                          |
| 45      | 40        | C1N          | Al  | Comparator 1 negative input                                          |
| 15      | 12        | SWDCLK       | I   | SWD Clock signal                                                     |
|         |           | PWM2         | 0   | PWM2 output                                                          |
|         |           | PCL          | I   | Burning clock port                                                   |
| 16      |           | PB10         | I/O | General purpose input/output pins                                    |
|         |           | PA3          | I/O | General purpose input/output pins                                    |
|         |           | AINN1        | Al  | AINN1 Input                                                          |
|         |           | C1P          | Al  | Comparator 1 positive input                                          |
|         |           | CON          | Al  | Comparator 0 Negative input                                          |
|         |           | I2C0_SDA     | I/O | I2C0 data signal                                                     |
| 17      | 13        | UART0_RXD    | I   | UART0 Receive signal                                                 |
|         |           | SPI0_MISO    | I/O | SPI0 Host input/slave output signal                                  |
|         |           | PWM2         | 0   | PWM2 output                                                          |
|         |           | EINT1        | I   | EINT1 Input                                                          |
|         |           | T1           | I   | Timer 1 input                                                        |
|         |           | DAC_OUT      | AO  | DAC Output                                                           |
|         |           | PA4          | I/O | General purpose input/output pins                                    |
|         |           | AINP2        | Al  | AINP2 input                                                          |
|         |           | C1P          | Al  | Comparator 1 positive input                                          |
| 18      | 14        | C0P          | Al  | Comparator 0 Positive input                                          |
|         |           | PWM1         | 0   | PWM1 Output                                                          |



|    | ing the co |            | 1    |                                               |
|----|------------|------------|------|-----------------------------------------------|
|    |            | DM1        | Al   | QC Port Group 1 Negative Input                |
|    |            | QCDM1_VREF | AO   | QCDM1_VREF Voltage Output                     |
|    |            | PA5        | I/O  | General purpose input/output pins             |
| 40 | 15         | AINN2      | Al   | AINN2 Input                                   |
| 19 | 15         | CON        | Al   | Comparator 0 Negative input                   |
|    |            | SPI0_SS    | I/O  | SPI0 chip select signal                       |
|    |            | PWM0       | 0    | PWM0 Output                                   |
|    |            | DP1        | Al   | QC Port Group 1 Positive Input                |
|    |            | QCDP1 VREF | AO   | QCDP1_VREF Voltage Output                     |
| 20 | 16         | NRST       |      | Reset pin input, with pull-up resistor 40K by |
|    |            |            |      | default                                       |
|    |            | PA6        | I/O  | General purpose input/output pins             |
|    |            | AINP3      | Al   | AINP3 Input                                   |
|    |            | C1P        | Al   | Comparator 1 positive input                   |
| 21 | 17         | COP        | Al   | Comparator 0 Positive input                   |
|    |            | PWM2       | 0    | PWM2 output                                   |
|    |            | DM0        | Al   | QC Port Group 0 Negative Input                |
|    |            | QCDM0_VREF | AO   | QCDM0_VREF Voltage Output                     |
|    |            | PA7        | I/O  | General purpose input/output pins             |
|    |            | AINN3      | Al   | AINN3 Input                                   |
|    |            | UART0_TXD  | 0    | UART0 Send signal                             |
|    | 18         | SPI0_MOSI  | I/O_ | SPI0 Host output/slave input signal           |
|    |            | PWM1       | 0    | PWM1 Output                                   |
| 22 |            | WKUP0      | 1    | Power-down mode wake-up pin, active high      |
|    |            | STADC      |      | ADC trigger input pins                        |
|    |            | CON        | Al   | Comparator 0 Negative input                   |
|    |            | DP0        | Al   | QC Port Group 0 Positive Input                |
|    |            | QCDP0 VREF | AO   | QCDP0_VREF Voltage Output                     |
|    |            | PB0        | I/O  | General purpose input/output pins             |
|    |            | AINP4      | Al   | AINP4 input                                   |
|    |            | COP        | Al   | Comparator 0 Positive input                   |
| 23 |            | TM_TRG1    | 1    | Timer external trigger input 1                |
|    |            | PWM0       | 0    | PWM0 Output                                   |
|    |            | PWM0L      | 0    | Complementary PWM0L Output                    |
|    |            | PB1        | I/O  | General purpose input/output pins             |
|    |            | AINN4      | Al   | AINN4 Input                                   |
| 24 |            | PWM1       | 0    | PWM1 Output                                   |
| 24 |            | PWM0H      | 0    | Complementary PWM0H Output                    |
|    |            | PB7        | I/O  | General purpose input/output pins             |
| 25 |            | PWM2H      | 0    | Complementary PWM2H Output                    |
| 23 |            | PB8        | I/O  | General purpose input/output pins             |
| 26 |            |            | 0    |                                               |
|    |            | PWM2L      |      | Complementary PWM2L Output                    |
|    |            | PA8        | I/O  | General purpose input/output pins             |
|    |            | AINP5      | Al   | AINP5 Input                                   |
|    |            | I2C0_SDA   | I/O  | I2C0 data signal                              |
| 27 | 19         | UARTO_RXD  | I I  | UARTO Receive signal                          |
|    |            | SPI0_SS    | I/O  | SPI0 chip select signal                       |



| Gatneri | ng the co | ore of a  |     | · · · · · · · · · · · · · · · · · · ·          |
|---------|-----------|-----------|-----|------------------------------------------------|
|         |           | PWM0      | 0   | PWM0 Output                                    |
|         |           | EINT2     | I   | EINT2 Input                                    |
|         |           | T2        | I   | Timer 2 Input                                  |
|         |           | PA9       | I/O | General purpose input/output pins              |
| 20      | 20        | AINN5     | Al  | AINN5 Input                                    |
| 28      | 20        | I2C0_SCL  | I/O | I2C0 clock signal                              |
|         |           | UART0_TXD | 0   | UART0 Send signal                              |
|         |           | SPI0_MISO | I/O | SPI0 Host input/slave output signal            |
|         |           | PA10      | I/O | General purpose input/output pins              |
|         |           | AINP6     | Al  | AINP6 Input                                    |
| 29      | 21        | COP       | Al  | Comparator 0 Positive input                    |
|         |           | PWM1      | 0   | PWM1 Output                                    |
|         |           | PWM1L     | 0   | Complementary PWM1L Output                     |
|         |           | PA11      | I/O | General purpose input/output pins              |
|         |           | AINN6     | Al  | AINN6 Input                                    |
| 30      | 22        | CON       | Al  | Comparator 0 Negative input                    |
|         |           | PWM2      | 0   | PWM2 output                                    |
|         |           | PWM1H     | 0   | Complementary PWM1H output                     |
|         |           | PB2       | I/O | General purpose input/open drain output        |
| 31      | 23        |           |     | pins                                           |
|         |           | PWM2      | 0   | PWM2 output                                    |
|         |           | VBUS_EN2  | 0   | High voltage control switch, open drain output |
|         |           | PB3       | I/O | General purpose input/open drain output pins   |
| 32      | 24        | VBUS_EN1  | 1/0 | High voltage control switch, open drain output |
|         |           | C1P       | Al  | Comparator 1 positive input                    |
|         |           | СКО       | 0   | Frequency divider output                       |
| _       | _         | EPAD      | GND | Ground                                         |
|         |           |           |     |                                                |



# 4 Function Introduction

# 4.1 MCU Subsystem

MCU subsystem features are as follows

- The CS32G020 series are 32-bit microprocessors with embedded ARM® Cortex™-M0 cores
- Can be used for industrial control and applications requiring high performance and low power consumption.
- Kernel includes serial debugging interface (SWD) for development debugging and application burn-in
- Supports 4 breakpoints and 2 watchpoints.

## 4.2 Flash

The CS32G020 is embedded with 60K bytes of on-chip flash, which is used as application program memory (APROM), and the flash controller features are as follows

Zero-wait sequential address read access up to 24MHz



Figur e 4-

1

Flas h

mem

ory

contr

oller bloc

k diagr

am





### 4.3 LDROM

LDROM is used to store the bootloader, CS32G020 has 4K bytes of bootloader space. The user cannot modify the LDROM interval program.

# 4.4 User configuration area

The user configuration area is an internally programmable configuration area. The user configuration area is addressed in Flash memory as  $0x0030\_0000$ ,  $0x0030\_0004$ ,  $0x0030\_0008$ ,  $0x0030\_000C$  for a total of 4 words. Its content is used to configure some peripheral registers at system boot time. The lower half word is the user configuration bit and the higher bit is the inverse of the user configuration bit.

CONFIG0 (address =  $0x0030\_0000$ )

| 31      | 30        | 29       | 28       | 27      | 26      | 25      | 24        |
|---------|-----------|----------|----------|---------|---------|---------|-----------|
| ~CWDTEN | ~CLIRC_EN | R        | es       | ~CDEL   | AY[1:0] | ~XT_SEL | ~HIRC_SEL |
|         |           | er       | ve       |         |         |         |           |
|         |           | (        | b        |         |         |         |           |
| 23      | 22        | 21       | 20       | 19      | 18      | 17      | 16        |
| ~CBODEN | ~(        | BOV[2:0] |          | ~CBORST | ~CHVRST | Reser   | Reserve   |
|         |           |          |          |         |         | ved     | d         |
| 15      | 14        | 13       | 12       | 11      | 10      | 9       | 8         |
| CWDTEN  | CLIBC EVI | D.       | <u> </u> | CDEL A  | \V[1·∩] | YT QEI  | HIDC CEI  |

Table 4-1

| Bits  | Description |                                                                                                                                                                                                                       |
|-------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16 | Reserved    | Inverse code of the lower 16 bits                                                                                                                                                                                     |
| 15    | CWDTEN      | Watchdog enable control  0 = Enable watchdog timer after chip power up.  1 = Watchdog off by default at power-up.                                                                                                     |
| 14    | CLIRC_EN    | LIRC Enable Control  0 = LIRC's 10K clock source is always enabled and cannot be turned off by software.  1 = 10K clock source for LIRC controlled by LIRC_EN (CLKCON[3])                                             |
| 13:12 | Reserved    | Reserved                                                                                                                                                                                                              |
| 11:10 | CDELAY[1:0] | time selection 00 = 20ms 01 = 40ms 10 = 60ms 11 = 98ms CDELAY[1:0] is the delay selection bit, valid when the delay selection bit is inverted with the parity bit, other cases Both use a maximum delay time of 98ms. |
| 9     | Reserved    | Reserved                                                                                                                                                                                                              |



|          | sing the core o | . 5                                                                      |
|----------|-----------------|--------------------------------------------------------------------------|
|          |                 | Internal high-speed                                                      |
| 8        | HIRC_SEL        | oscillator frequency                                                     |
|          |                 | selection 1 = 24MHz                                                      |
|          |                 | 0 = 8MHz                                                                 |
|          |                 | Undervoltage detection enable                                            |
| 7        | CBODEN          | 0= Enable undervoltage detection after power-up                          |
| <b>'</b> | CDODLIN         | 1= Disable undervoltage detection after power-up                         |
|          |                 | Note: When under-voltage detection is enabled, it also enables 6.5V high |
|          |                 | voltage detection; when disabled, it also disables                       |
|          |                 | 6.5V high voltage detection.                                             |
|          |                 | Undervolta                                                               |
|          |                 | ge voltage                                                               |
|          |                 | selection                                                                |
|          | 0001/1001       | 000 = 1.8V                                                               |
| 6:4      | CBOV [2:0]      | 001 = 2.0V                                                               |
|          |                 | 010 = 2.4V                                                               |
|          |                 | 011 = 2.7V                                                               |
|          |                 | 100 = 3.0V                                                               |
|          |                 | 101 = 3.6V                                                               |
|          |                 | 110 = 4.0V<br>111 = 4.0V                                                 |
|          |                 | Undervoltage reset enable                                                |
| 3        | CBORST          | 0 = Enable undervoltage reset after power-up                             |
| 3        | CDORST          | 1 = Disable undervoltage reset after power-up                            |
|          |                 | 6.5V High Voltage Reset Enable                                           |
| 2        | CHVRST          | 0 = Enables 6.5V high voltage reset after power up                       |
|          | OTIVINOT        | 1 = 6.5V high voltage reset disabled after power up                      |
| 1:0      | Reserved        | Reserved                                                                 |
|          | 1               |                                                                          |

CONFIG1 (address = 0x0030 0004)

| 00111101 (auc | 11633 - 080030_00 | <del>07)</del> |            |      |               |       |       |
|---------------|-------------------|----------------|------------|------|---------------|-------|-------|
| 31            | 30                | 29             | 28         | 27   | 26            | 25    | 24    |
| ~CWDTSEN      | Reserved          | ~              | CWDTSIS[2  | ::0] | ~FRD_CFG[2:0] |       |       |
| 23            | 22                | 21             | 20         | 19   | 18            | 17    | 16    |
| ~CE           | BS[1:0]           |                |            | Res  |               |       | ~DFEN |
|               |                   |                |            | erve |               |       |       |
|               |                   |                |            | d    |               |       |       |
| 15            | 14                | 13             | 12         | 11   | 10            | 9     | 8     |
| CWDTSEN       | Reserved          | (              | CWDTSIS[2: | 0]   |               | [2:0] |       |
|               |                   |                |            |      |               |       |       |

Table 4-2

| Bits  | Description |                                                                                                                        |
|-------|-------------|------------------------------------------------------------------------------------------------------------------------|
| 31:16 | Reserved    | Inverse code of the lower 16 bits                                                                                      |
| 15    | CWDTSEN     | Lite Watchdog Enable Control  0 = Enable watchdog timer after chip power up.  1 = Watchdog off by default at power-up. |
| 14    | Reserved    | Reserved                                                                                                               |



| Gaine | ering the core of a | d .                                           | ••••                                    |
|-------|---------------------|-----------------------------------------------|-----------------------------------------|
|       |                     | Selects the timeout interval for the          | ie                                      |
|       |                     | lite version of the watchdog time             | r.                                      |
|       |                     | Reset Delay CDELAY[1:0]=00 or 01 000 = 213 *T |                                         |
|       |                     | 000 = "I<br>001 = <sup>214</sup> * T          |                                         |
|       |                     | $001 - 1$ $010 = {}^{215} * T$                |                                         |
| 13:11 | CWDTSIS[2:0]        | 010 = 1 LIRC<br>011 = 216 * T                 |                                         |
|       |                     | 100 = <sup>212</sup> * T                      |                                         |
|       |                     | 101 = <sup>211</sup> * T                      |                                         |
|       |                     | 110 = <sup>210</sup> * T                      |                                         |
|       |                     | 111 = <sup>29</sup> * T                       | 1                                       |
|       |                     | CBS [1] LIRC                                  | Description                             |
|       |                     | Reset delay CDELAY[1:0]=10 or 11              | Chip booting from APROM                 |
|       |                     | 001 = = **                                    | LDROM start-up                          |
|       |                     | 010 = 215 * T LIRC                            |                                         |
|       |                     | 011 = <sup>210</sup> * T                      |                                         |
|       |                     | 100 = <sup>213</sup> *T                       |                                         |
|       |                     | 101 = <sup>217</sup> * T                      |                                         |
|       |                     | 110 = <sup>215</sup> * T LIRC                 |                                         |
|       |                     | 111 = <sup>216</sup> * T LIRC                 |                                         |
| 10:8  | FRD_CFG[2:0]        | Flash fetch finger configuration during       |                                         |
| 10.0  | 1 ND_01 0[2.0]      | These 3 bits must be configured to 000        |                                         |
|       |                     | Chip start-up options                         | 1 \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |
|       |                     |                                               |                                         |
|       |                     |                                               |                                         |
| 7:6   | CBS[1:0]            |                                               |                                         |
| 7.0   | 000[1.0]            |                                               |                                         |
|       |                     | CBS[0]                                        | Description                             |
|       |                     | 1                                             | No IAP functionality                    |
|       |                     | 0                                             | IAP Function Enable                     |
| 5:1   | Reserved            | Reserved                                      |                                         |
|       |                     | Data Flash Enable                             |                                         |
| 0     | DFEN                | 0 = enable data flash                         |                                         |
|       |                     | 1 = Disable data flash                        |                                         |

CONFIG2 (address = 0x0030,0008)

| CONFIG2 (a    | CONFIG2 (address = 0x0030_0008) |    |       |         |    |    |    |  |
|---------------|---------------------------------|----|-------|---------|----|----|----|--|
| 31            | 30                              | 29 | 28    | 27      | 26 | 25 | 24 |  |
|               |                                 |    | ~DFE  | BADR    |    |    |    |  |
|               |                                 |    | [15   | 5:8]    |    |    |    |  |
| 23            | 22                              | 21 | 20    | 19      | 18 | 17 | 16 |  |
|               |                                 |    | ~DFBA | DR[7:0] |    |    |    |  |
| 15            | 14                              | 13 | 12    | 11      | 10 | 9  | 8  |  |
| DFBADR [15:8] |                                 |    |       |         |    |    |    |  |
| 7             | 6                               | 5  | 4     | 3       | 2  | 1  | 0  |  |

Table 4-3

| Bits  | Description   |                                   |
|-------|---------------|-----------------------------------|
| 31:16 | ~DFBADR[15:0] | Inverse code of the lower 16 bits |

20 CS-QR-YF-054A02

This material is the exclusive property of Core Ocean Technology and may not be copied, reproduced or otherwise transformed for use without permission.



|      |              | Data Flash Base Address                                                              |
|------|--------------|--------------------------------------------------------------------------------------|
|      |              | The data flash base address is defined by the user. Because the on-                  |
| 15:0 | DFBADR[15:0] | chip flash erase unit is 512 bytes, it is forced to keep bit 8-0 as                  |
|      |              | 0                                                                                    |
|      |              | DFBA[15:0] value is minimum 200h, if it is less than 200h, it is equal to 200h, i.e. |
|      |              | APROM space                                                                          |
|      |              | Minimum 0.5KB                                                                        |

CONFIG3 (address = 0x0030\_000C)

| 31 | 30 | 29 | 28     | 27      | 26 | 25 | 24 |
|----|----|----|--------|---------|----|----|----|
|    |    |    | ~SWD_I | EN[7:0] |    |    |    |
| 23 | 22 | 21 | 20     | 19      | 18 | 17 | 16 |



|    | Reserved              |  |       |        |  |  |  |
|----|-----------------------|--|-------|--------|--|--|--|
| 15 | 15 14 13 12 11 10 9 8 |  |       |        |  |  |  |
|    |                       |  | SWD_E | N[7:0] |  |  |  |
| 7  | 7 6 5 4 3 2 1 0       |  |       |        |  |  |  |
|    | Reserved              |  |       |        |  |  |  |

Table 4-4

| Bits  | Description  |                                       |  |
|-------|--------------|---------------------------------------|--|
| 31:24 | ~SWD_EN[7:0] | SWD_EN[7:0] Invert bits               |  |
| 23:16 | Reserved     | Must be 0xFF                          |  |
|       |              | SWD Debug Enable Bit                  |  |
| 15:8  | SWD_EN[7:0]  | 0x55: Disable SWD debug function      |  |
|       |              | Other: Enables SWD debugging function |  |
| 7:0   | Reserved     | Must be 0x00                          |  |

# 4.5 Encry

pted

Table 4-5

Area

| Seria | Address     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| num   |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| ber   |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1     | 0x0030_0200 | Read enable configuration for the <b>first</b> 32KB of the main area of the Flash <b>in user mode</b> Bit 31~16: The inverse of the lower 16 bits is used for checksumming. If the checksum fails, it is encrypted by default.  Bit15: 1 indicates 2KB (0x0000_7800~0x0000_7FFF) read enable 0 indicates 2KB (0x0000_7800~0x0000_7FFF) read disable  bit 1: 1 indicates 2KB (0x0000_0800~0x0000_0FFF) read enable 0 indicates 2KB (0x0000_0800~0x0000_0FFF) read forbidden bit 0: 1 indicates 2KB (0x0000_0000~0x0000_07FF) read enable |
| 2     | 0x0030_0204 | 0 indicates 2KB (0x0000_0000~0x0000_07FF) read disable  Read enable configuration for 32KB home area after Flash <b>in user mode</b> Bit 31~16: The inverse of the lower 16 bits is used for checksumming. If the checksum fails, the encryption is defaulted.  Bit15: 1 indicates 2KB (0x0000_F800~0x0000_FFFF) read enable 0 indicates 2KB (0x0000_F800~0x0000_FFFF) read disable  bit 1: 1 indicates 2KB (0x0000_8800~0x0000_8FFF) read enable 0 indicates 2KB (0x0000_8800~0x0000_8FFF) read disable                                |
|       |             | bit 0: 1 indicates 2KB (0x0000_8000~0x0000_87FF) read enable 0 indicates 2KB (0x0000_8000~0x0000_87FF) read disable                                                                                                                                                                                                                                                                                                                                                                                                                     |

| Gath | ering the core | User Mode Flash Front 32KB Home Area Write Enable Configuration.  Bit 31~16: The inverse of the lower 16 bits is used for Checksumming. If the checksum fails, it is encrypted by default. | 海科技<br>IIPSEA |
|------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 3    | 0x0030_0208    | Bit15: 1 indicates 2KB (0x0000_7800~0x0000_7FFF) write enable                                                                                                                              |               |
|      |                | 0 indicates 2KB (0x0000_7800~0x0000_7FFF) write disable                                                                                                                                    |               |
|      |                |                                                                                                                                                                                            |               |



| Gati | nering the core             | UI a                                                                                                                           |
|------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------|
|      |                             | bit 1: 1 indicates 2KB (0x0000_0800~0x0000_0FFF)                                                                               |
|      |                             | write enable                                                                                                                   |
|      |                             | 0 indicates 2KB (0x0000_0800~0x0000_0FFF) write disable                                                                        |
|      |                             | bit 0: 1 indicates 2KB (0x0000_0000~0x0000_07FF)                                                                               |
|      |                             | write enable                                                                                                                   |
|      |                             | 0 indicates 2KB (0x0000_0000~0x0000_07FF) write forbidden                                                                      |
|      |                             | User Mode Flash Back 32KB Home Area Write Enable Configuration                                                                 |
|      |                             | Bit 31~16: The inverse of the lower 16 bits is used for                                                                        |
|      |                             | checksumming. If the checksum fails, it is encrypted by default.                                                               |
|      |                             | Bit15: 1 indicates 2KB (0x0000_F800~0x0000_FFFF) write enable                                                                  |
| 4    | 0x0030_020C                 | 0 indicates 2KB (0x0000_F800~0x0000_FFFF) write disable                                                                        |
|      |                             | hit 4. 4 indicator 2KD (0.0000, 0000, 0.0000, 0FFF)ita anabla                                                                  |
|      |                             | bit 1: 1 indicates 2KB (0x0000_8800~0x0000_8FFF) write enable                                                                  |
|      |                             | 0 indicates 2KB (0x0000_8800~0x0000_8FFF) write disable                                                                        |
|      |                             | bit 0: 1 indicates 2KB (0x0000_8000~0x0000_87FF) write enable                                                                  |
|      |                             | 0 indicates 2KB (0x0000_8000~0x0000_87FF) write disable                                                                        |
|      |                             | <b>User mode</b> Flash front 32KB main area erase enable configuration Bit 31~16: The inverse of the lower 16 bits is used for |
|      |                             | checksumming. If the checksum fails, it is encrypted by default.                                                               |
|      |                             | bit 15: 1 indicates 2KB (0x0000_7800~0x0000_7FFF) erase enable                                                                 |
|      |                             | 0 indicates 2KB (0x0000_7800~0x0000_7FFF) Erase                                                                                |
| 5    | 0x0030_0210                 | Disable                                                                                                                        |
|      |                             | Disable                                                                                                                        |
|      |                             | bit 1: 1 indicates 2KB (0x0000_0800~0x0000_0FFF) erase enable                                                                  |
|      |                             | 0 indicates 2KB (0x0000_0800~0x0000_0FFF) Erase Disable                                                                        |
|      |                             | bit 0: 1 indicates 2KB (0x0000_0000~0x0000_07FF) erase enable                                                                  |
|      |                             | 0 indicates 2KB (0x0000_0000~0x0000_07FF) Erase Disable                                                                        |
|      |                             | User mode Flash back 32KB home erase enable configuration                                                                      |
|      |                             | Bit 31~16: The inverse of the lower 16 bits is used for                                                                        |
|      |                             | checksumming. If the checksum fails, it is encrypted by default.                                                               |
|      |                             | bit 15: 1 indicates 2KB (0x0000_7800~0x0000_7FFF) erase enable                                                                 |
| 6    | 0x0030_0214                 | 0 indicates 2KB (0x0000_7800~0x0000_7FFF) Erase                                                                                |
| 0    | 0.00030_0214                | Disable                                                                                                                        |
|      |                             |                                                                                                                                |
|      |                             | bit 1: 1 indicates 2KB (0x0000_8800~0x0000_8FFF) erase enable                                                                  |
|      |                             | 0 indicates 2KB (0x0000_8800~0x0000_8FFF) Erase Disable                                                                        |
|      |                             | bit 0: 1 indicates 2KB (0x0000_8000~0x0000_87FF) erase enable                                                                  |
|      | 0x0030_0214~                | 0 indicates 2KB (0x0000_8000~0x0000_87FF) Erase Disable                                                                        |
| 7    | 0x0030_0214~<br>0x0030_021C | Reserved                                                                                                                       |
|      |                             | Flash64KB main area read enable configuration in burn mode                                                                     |
|      |                             | Bit31: 1 indicates 2KB (0x0000_F800~0x0000_FFFF)                                                                               |
|      |                             | read enable 0 indicates 2KB                                                                                                    |
| 8    | 0x0030_0220                 | (0x0000_F800~0x0000_FFFF) read disable                                                                                         |
|      | 3,0000_0220                 |                                                                                                                                |
|      |                             | bit 1: 1 indicates 2KB (0x0000_0800~0x0000_0FFF) read                                                                          |
|      |                             | enable                                                                                                                         |
|      |                             | 0 indicates 2KB (0x0000_0800~0x0000_0FFF) read                                                                                 |
|      |                             | forbidden                                                                                                                      |
|      |                             | bit 0: 1 indicates 2KB (0x0000_0000~0x0000_07FF) read                                                                          |



| odding and done | 0. 4                                                   |  |
|-----------------|--------------------------------------------------------|--|
|                 | enable                                                 |  |
|                 | 0 indicates 2KB (0x0000_0000~0x0000_07FF) read disable |  |
|                 | distable                                               |  |
|                 |                                                        |  |
|                 |                                                        |  |
|                 |                                                        |  |
|                 |                                                        |  |

**25** CS-QR-YF-054A02

This material is the exclusive property of Core Ocean Technology and may not be copied, reproduced or otherwise transformed for use without permission.

This document is exclusive property of CHIPSEA and shall not be reproduced or copied or transformed to any other



### **4.6** USB PD

CS32G020 supports 2 groups of Type-C ports, and the Type-C port features are as follows

- Individually configurable 5.1K pull-down resistors and 80/180/330uA current sources per CC port
- Support dead battery detection function
- CC port device access automatic detection, the user can directly query the detection results
- Support fast role exchange detection
- Support automatic wake-up for device access in low-power mode

The USB PD module supports USB PD3.0 protocol, and the 2 sets of CC ports

can communicate independently without affecting each other. USBPD Physical

## Layer

The USB PD physical layer consists of a transmitter and a receiver, based on the PD3.0 protocol, using BMC encoded data via

CC port communication. All communication is half-duplex. The physical layer or PHY layer incorporates a conflict avoidance mechanism to minimize communication errors on the channel. the USB-PD module contains RP and RD, which are used for connection detection, port initialization, and USB DFP/UFP identification. The RP resistor is implemented with a pull-up current source.

According to the USB Type-C protocol specification, a Type-C controller must have a fixed resistor on the CC port when it is not powered up, depending on its power role. When a mobile power supply is doing Sink, it must have RD connected to the CC port, while as a power adapter, both CC ports must be left hanging. To accommodate this application, the CS32G020 can be configured with dead battery resistor RD on the CC port when not powered up, the QFN32 package CC port will have dead battery detection and the QFN24 package CC port will not have dead battery detection.

# 4.7 VBUS PFE control port

The CS32G020 integrates 2 PFET control outputs to drive VBUS control switches. They are VBUS\_EN1 (PB3) and VBUS\_EN2 (PB2) ports, which are open-drain outputs and only support low output or high resistance input, high output requires external pull-up resistors.

## **4.8** ADC

The CS32G020 contains a 20+4 channel 12-bit SAR type analog-to-digital converter (SAR A/D converter). The main features are as follows:

- Analog input voltage range: 0 to VDD
- 12-bit resolution
- Up to 10 pairs of differential input channels
- Up to 20+4 single-ended analog input channels
- Up to 200KHz SPS sampling rate
- 5 modes of operation
  - ◆ Single conversion mode: A/D completes one conversion in the specified channel
  - Burst mode: A/D conversion is performed continuously on a specified single channel, and the results are stored sequentially in the data register
  - ◆ Single-cycle scan mode: A/D conversion is done once for all specified channels (from low to high serial numbered channels)
  - Limited cycle scan mode: each channel conversion specified number of times after switching the next channel, can be configured to discard the previous specified number of conversion results calculation, can be configured to remove the maximum and



minimum value calculation

- Continuous scan mode: A/D conversion continuously performs single-cycle scan mode until software stops A/D conversion
- The conversion result for each channel is stored in the corresponding data register with valid and overflow flags

The SAR\_ADC VREF port is an internal reference voltage output that must be connected to a 1uF capacitor. The CS32G020 supports up to 10 pairs of differential input channels and can also be configured in single-ended mode.



### **4.9** DAC

The CS32G020 has a built-in 11-bit voltage-output digital-to-analog converter with a maximum conversion rate of 200KHz SPS and a choice of internal 2V, 3V, and 4V reference voltages.

# 4.10 Analog Comparator

The CS32G020 has up to 2 comparators that can be used in different configurations. When the positive input is greater than the negative input, the comparator outputs a logic "1", otherwise it outputs "\*0". Each comparator can be configured to generate an interrupt when the comparator output value changes. The main features of the analog comparators are as follows:

- Analog input voltage range: 0~VDD
- Hysteresis support
- Supports 8-step output filtering function
- Support output reversal function
- Optional input internal reference voltage for each analog comparator positive/negative side
- Support out-of-range voltage calibration function
- Each comparator supports one interrupt vector

### **4.11** GPIO

The CS32G020 has up to 27 general-purpose I/O pins that are shared with other functions. 27 pins are divided into 2 ports named PA, PB, each with up to 16 pins. Each pin is independent and has a corresponding register to control the pin operation mode and data.

The I/O type of each pin can be independently configured by software as input, output, and open-drain. The main features are as follows:

- 3 I/O modes.
  - Input mode with high resistance
  - Push-pull output
  - Open Drain Output
- Schmitt trigger input mode is selected by Px\_TYPEn[15:0] to enable or disable
- Each I/O pin can be used as an interrupt source, supporting edge/level triggering
- When the pin interrupt function is enabled, the wake-up function of the pin will also be enabled
- Each I/O can be configured as a pull-up or pull-down function

### 4.12 Communication Interface

The CS32G020 supports 3 general-purpose communication interfaces, they are I2C, SPI, and UART.

### 4.12.1 I2C

I2C is a 2-wire, bi-directional serial bus that provides a simple and efficient method of communicating data between devices. the I2C standard is a multi-host bus and includes conflict detection and arbitration mechanisms to prevent data conflicts when two or more hosts attempt to control the bus at the same time.

The I2C bus transmits data between devices connected to the bus via two lines (SDA and SCL), and the main features of the bus include

- Supports host and slave modes
- Bidirectional data transfer between host and slave
- Multi-host bus (no central host)



- Multiple hosts send data simultaneously for arbitration, serial data on the bus is not corrupted
- Supports 7-bit addressing mode
- Support fast mode and standard mode



- Programmable clock for different rate control
- Independent transmit-receive cache, 8 levels each

#### 4.12.2 SPI

The CS32G020 supports 1 lite SPI interface, including master and slave modes.

The SPI interface allows the MCU to communicate with other SPI interface devices in full-duplex, synchronous, serial communication in two modes: master and slave modes. MISO. When two SPI devices communicate, one as the host and one as the slave, communication between SPI interfaces is initiated by the host, and the host sends the clock (SPICLK) and the slave select signal (SPISS) controls the data exchange, and the host and slave can send and receive data simultaneously.

#### 4.12.3 UART

The CS32G020 primarily provides a programmable full duplex serial communication interface. This interface is capable of transmitting and receiving data simultaneously. The main features of the UART are as follows:

- 1 group UART
- Support for simultaneous sending and receiving of data;
- Baud rate can be matched
- Support auto baud rate
- Receive and transmit have 8 levels of FIFO, RX\_FIFO(8\*9Bit), TX\_FIFO(8\*9Bit)
- Receive interrupts support off-air interrupts and receive waterline interrupts
- Send interrupts support send air interrupts and send waterline interrupts
- Supports 8/9-bit data transmission and reception

## 4.13 Timer

The timer controller includes 3 sets of 16-bit timers, TIMER0~TIMER2, for user-friendly timing control applications. The timer module can support functions such as time counting, external hardware triggering, clock generation, PWM output and complementary PWM output.

The main features of the timer are as follows

- 3 groups of 16-bit timers with 16-bit up counter and a 4-bit prescaler
- Support counting function
- Supports PWM function
- Supports complementary PWM output with adjustable deadband
- Supports up to 96MHz clock counting

## 4.14 Watchdog Timer

The watchdog timer is used to perform the system reset function when the software runs to an unknown state. In addition to preventing the system from hanging indefinitely, the watchdog timer can also wake up the CPU from idle/sleep mode. The CS32G020 has 3 built-in watchdog counters, they are Watchdog Timer (WDT), Window Watchdog (WWDT), and Lite Watchdog (WDT Lite).

### 4.14.1 WDT

WDT module enablement is controlled by code options only, once configured as enable, the software can not be turned off, only clear the dog. the main features of WDT are

### Down

- 18-bit free-running counter for watchdog timeout interval.
- Timeout interval optional (24 ~ 218) WDT\_CLK cycle, timeout time range 104 ms ~ 26.3168 s (If WDT\_CLK

30 CS-QR-YF-054A02

This material is the exclusive property of Core Ocean Technology and may not be copied, reproduced or otherwise transformed for use without permission.



- = 10 KHz).
- Support watchdog reset delay, reset delay time can be selected 3/18/130/1026 \* WDT\_CLK.



- Power-up enable watchdog is supported when the CWDTEN (CONFIG[31] watchdog enable bit) bit is equal to 0.
- The watchdog timeout wake-up function is supported if 10 kHz is selected for the watchdog clock source.
- The watchdog timeout wake-up function is supported if the 32.768 kHz external low-speed crystal is selected as the watchdog clock source.

### 4.14.2 WWDT

The window watchdog timer is used to implement a system reset in a specified window period to avoid the software from entering an uncontrollable state indefinitely. The main features are as follows

- 6-bit down counter current value (WWDTCVAL) and 6-bit comparison window value (WINCMP) make WWDT timeout window period more flexible
- Supports 4-bit values, programmed WWDT counters up to 11-bit prescaled counter cycles

#### 4.14.3 WDT Lite

This WDT is mainly used for Powerdown mode wake-up, other modes, WDT Lite is not effective. The main features are as follows

- Operates on 5V domain power, power down mode still works
- ◆ Clock source is LIRC 10KHz
- Supports wake-up CPU function only in power-down mode

# 4.15 Operational units

The CS32G020 hardware supports 3 common operations, they are single cycle multiplier, hardware divider, and CRC32 calculation unit.

## 4.15.1 Single-cycle multipliers

The multiplier is a 32-bit single-cycle multiplier, which can be used to multiply 32-bit data directly without any register configuration, making it easy to use.

### 4.15.2 Hardware Divider

The Hardware Divider (HDIV) is used to improve the efficiency of applications. The hardware divider is a signed, integer divider with provider and remainder outputs. The main features of the divider are as follows:

- Signed (2's complement) integer calculations
- 32-bit divisor, 16-bit divisor calculation capability
- 32-bit quotient and 32-bit remainder output (16-bit remainder with sign extension to 32 bits)
- Except 0 warning signs
- Each calculation requires 16 HCLK clock cycles
- Write divisor trigger calculation
- Automatically wait for the calculation to complete when reading the quotient and remainder

## 4.15.3 CRC32 calculation unit

The CRC calculation unit can be used to quickly calculate the result code of a cyclic redundancy check based on the input data according to a defined polynomial algorithm. In many applications, the technique of cyclic redundancy checks is commonly used to check the integrity of data transmission or storage. In the scope of functional security standards

The CRC calculation unit can calculate software signatures at any time, allowing signature comparisons to be done in situ at the time of communication and storage.

CRC32 calculation unit main features:



0x4C11DB7

- CRC-32 (same as Ethernet standard) polynomial used

  x32 + x26 + x23 + x22 + x16 + x12 + x11 + x10 + x8 + x7 + x5 + x4 + x2+ x +1
- Manipulate 8, 16, 32-bit data
- CRC initial value can be preset



- Single input/output 32-bit data register
- Equipped with an input buffer that does not affect real-time calculations when the bus is stalled
- Each CRC calculation is done in 4 AHB clock cycles (HCLK)
- Equipped with 8-bit registers for general purpose (can be used as temporary storage)
- Reversibility option for providing I/O data

# 4.16 Power Management

To meet the clock and power requirements of different applications, the CS32G020 provides five operating modes, including normal operating mode, Sleep mode, Deep-Sleep mode 1, Deep-Sleep mode 2, and Power-Down mode. The entry and wake-up modes of these modes are shown in the following table

Table 4-6

| Mode                                 | Enter                       | Awakening                                                                                      | Clock<br>influence                                  | Voltage<br>Impact                                                | Wake-up delay                                                                                                               |
|--------------------------------------|-----------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| Sleep mode<br>(SLEEP)                | (LPMODE=000)+WFI            | Any interruption                                                                               | CPU clock<br>off, for<br>other clocks<br>and analog | None<br>(digital<br>circuit<br>power                             | M0 kernel intrinsic delay                                                                                                   |
|                                      | (LPMODE=000)+WFE            | Wake-up time                                                                                   | Clock has no effect                                 | supply<br>primary<br>LDO and<br>secondary<br>LDO on)             | M0 kernel intrinsic delay                                                                                                   |
| Deep sleep<br>mode 1<br>(deepsleep1) | (LPMODE=001)+<br>WFI or WFE | Any external interrupt, supporting LSE or LSI interrupts (WDT/WWDT). BOD interrupt, comparator | HSE , HSI<br>Close                                  | Digital circuit power supply primary LDO and secondar y LDO Open | HSE or HSI start-up<br>stabilization delay +<br>M0 kernel intrinsic<br>delay                                                |
| Deep sleep<br>mode 2<br>(deepsleep2) | (LPMODE=011)+<br>WFI or WFE | interrupt                                                                                      |                                                     | Digital Circuit Power Primary LDO Off, Secondary LDO Open        | Main LDO turn-on<br>delay<br>+LDO switching + HSE<br>or<br>HSI Start-up<br>Stability Delay+<br>M0 kernel intrinsic<br>delay |
| Powerdown<br>mode                    | (LPMODE=1x1)+<br>WFI or WFE | Wake-up<br>pin, NRST<br>reset, POR<br>reset                                                    | HSE, HSI,<br>LSE and<br>LSI<br>Close                | Digital circuit power supply primary LDO and secondar            | Reset delay                                                                                                                 |

|    | 心海科技<br>CHIPSEA |   |
|----|-----------------|---|
| 00 |                 |   |
| se |                 |   |
|    |                 | ı |

| Gathering the core of a |  |  | CHIPSEA |  |  |
|-------------------------|--|--|---------|--|--|
|                         |  |  | y LDO   |  |  |
|                         |  |  | Close   |  |  |
|                         |  |  |         |  |  |
|                         |  |  |         |  |  |

## 4.16.1 Normal working mode

In normal operation mode, the ARM®Cortex™-M0 core runs instructions normally and the different peripheral clocks can be configured independently or can be disabled or enabled individually. Each analog module can also be disabled or enabled by the enable bit. The normal operating mode has a high power consumption.

## 4.16.2 Sleep mode

In sleep mode, the ARM Cortex- M0 core's clock stops working, instruction execution is suspended, and each clock oscillator does not stop working. Any interrupt can wake up the sleep mode and enable the core to resume execution of instructions.

In sleep mode, the processor status registers, peripheral registers and internal memory values remain unchanged, the logic levels of the pins remain static, and RESET remains active.

Peripheral functions are not affected, and modules that have enabled enable turned on continue to work in sleep mode. The state of the analog module is determined by the module enable bit.

## 4.16.3 Deep-Sleep1 mode



In deep sleep mode 1, the system clock of the ARM Cortex- M0 core stops working and instruction execution is suspended. The internal high-speed oscillator HSI stops working, and the LSI continues to operate if enabled on. Deep-Sleep1 mode can be awakened by an external interrupt or WDT interrupt or reset.

In Deep-Sleep mode, the processor status registers, peripheral registers and internal memory values remain unchanged and the logic levels of the pins remain static. The logic levels of the pins remain static.

As the clock stops and peripherals stop working, to ensure power consumption in deep sleep mode, it is recommended to turn off analog modules such as SAR\_ADC, comparators, operational amplifiers, etc. to save power.

In deep sleep mode, the FLASH is in a power-down state to reduce static leakage power consumption, and it takes a long time for the FLASH to restart when waking up.

#### 4.16.4 Deep-Sleep2 mode

In Deep Sleep Mode 2, the system clock of the ARM Cortex- M0 core stops working and instruction execution is suspended. The internal high-speed oscillator HSI stops working, and the LSI continues to operate if enabled on. Deep-Sleep2 mode can be awakened by an external interrupt or WDT interrupt or reset.

Deep-Sleep2 mode consumes less power than Deep-Sleep1 mode. However, the wake-up time is also longer.

In Deep-Sleep mode, the processor status registers, peripheral registers and internal memory values remain unchanged and the logic levels of the pins remain static. The logic levels of the pins remain static.

As the clock stops and peripherals stop working, to ensure power consumption in deep sleep mode, it is recommended to turn off analog modules such as SAR\_ADC, comparators, operational amplifiers, etc. to save power.

In deep sleep mode, the FLASH is in a power-down state to reduce static leakage power consumption, and it takes a long time for the FLASH to restart when waking up.

#### 4.16.5 Deep Power-Down **Mode**

In Deep Power-Down mode, the entire chip power (with the built-in LDO turned off) and clock are off, except for pins WKUP0 and WKUP1, which wake up the chip from Deep Power-Down mode when a rising edge is input to the WKUP0 and WKUP1 pins. When WKUP0 and WKUP1 are enabled, these two pins will force a pull-down resistor on and reset the chip when a rising edge input is detected.

In Deep Power-Down mode, the processor status registers, peripheral registers and internal memory values are no longer held and the RESET pin is disabled

When the chip is woken up from Deep Power-Down mode, the built-in LDO turns on and the chip starts working again.



# 5 Application burn-in

The CS32G020 supports three ways to update the application: 1. Burning the application through the serial burn-in interface

- 2. Update application via Type-C port firmware update
- 3. Burning through SWD interface, this way is only for debugging

Typically, the CS32G020 is burned through the serial burn-in interface. When the product is produced and the application needs to be updated, the serial burn-in interface or the bootloader program can call the Type-C port for the update.

## 5.1 Flash burning via serial burn port

For mass production, CoreTech will provide a special burn-in tool for burn-in.

The format of the burn file is a hex file, which is generated by the compiler and downloaded and written to Flash by the burner to complete the burn.

The serial burn-in interface is connected as shown in the following diagram during burn-in. The chip is powered by the power supply of the burn-in hardware, which corresponds the burn-in clock, data port, and NRST port one by one.



Figure 5-1 Serial burn-in interface to burn CS32G020

# 5.2 Upgrade applications via Type-C port

The CS32G020 chips are shipped with BoostLoader upgrade program, which supports PD3.0 firmware upgrade function, and the software upgrade can be completed by connecting the supporting firmware upgrade tool via CC data cable.

The format of the burn file is a hex file, which is generated by the compiler and is downloaded and burned to FLASH through the CS32G020 configuration host and firmware upgrade tool via PD3.0 non-block transfer method.

The firmware upgrade tool burn connection is shown in the following figure:





Figure 5-2 Type-C interface burn-in CS32G020

## 5.3 Burning via SWD port

The CS32G020 supports burn-in debugging via the SWD port when debugging or a small amount of burn-in is performed. The use of the SWD port for debugging assumes that the SWD port of the CS32G020 is not multiplexed as another function port.



Figure 5-3 SWD port burn-in CS32G020

# 5.4 Burning method selection

For the chip burning method, there can be different choices depending on the situation.

- When burning the die, you can use a dedicated burner or the SWD port for burning.
- When the chip is already on the board and the burn-in and SWD ports are reserved, you can use a dedicated burner or the SWD port for burning.

## Gathering the core of a



- When the chip is already on the board and has a Type-C port, and supports bootloader upgrade, you can use the bootloader for burning.
- For solution development, SWD can be used for burn-in, which is simple and easy to debug
- For mass production, it is recommended to use a special burner for burning, and we have two types of burners available: one with four burners and a simple burner. The simple burner is for development only and is not recommended for mass production.



# **6 Typical applications**

#### **6.1** Mobile power typical applications



Figure 6-1 Mobile power typical application diagram

#### 6.2 Typical

applications

for car

chargers



Figure 6-2 Typical application of car charger



#### **6.3** Power adapter typical applications



Figure 6-3 Typical Application of Power Adapter



7

# **Electrical**

characteri

Table 7-1

# stics

## 7.1 Limit

# values

| Symbols   | Parameters                                        | Minimum value | Maximum value | Unit |
|-----------|---------------------------------------------------|---------------|---------------|------|
| VDD-VAGND | DC supply voltage                                 | -0.3          | 6.0           | V    |
| VIN       | Pin Input Voltage                                 | VAGND-0.3     | VDD+0.3       | V    |
| VCC_PIN   | CC port (DA12 DA13 DA14 DA15)                     |               | 24            | V    |
| VVBUS_ENn | VBUS_EN1 (PB3), VBUS_EN2 (PB2) Port input voltage | -             | 24            | V    |
| TA        | Operating temperature                             | -40           | 85            | °C   |
| TST       | Storage temperature                               | -55           | 150           | °C   |
| MDD       | VDD Maximum Inflow Current                        | _             | 120           | mA   |
| IGND      | GND Maximum outflow current                       | -             | 120           | mA   |
|           | Single pin maximum fill current                   | _             | 35            | mA   |
| IIO       | Maximum outflow current from a single pin         | -             | 35            | mA   |
|           | Sum of the maximum supply current of all pins     | -             | 100           | mA   |
|           | Total maximum output current of all pins          | -             | 100           | mA   |

# 7.2 DC gas

## characteristics

(VDD-VGND=2.5~5.5V, TA=25

Table 7-2

°C)

| Symbols | Parameters                  | Mini<br>mum<br>value | Typical<br>values | Maxi<br>mum<br>value | Unit | Test<br>conditio<br>ns                                                             |
|---------|-----------------------------|----------------------|-------------------|----------------------|------|------------------------------------------------------------------------------------|
| VDD     | Operating Voltage           | 2.5                  | 5                 | 5.5                  | V    | -40 °C ~+85 ℃,up to 48MHz                                                          |
| VAGND/  | Power Ground                | -0.3                 | 0                 | 0.3                  | V    |                                                                                    |
| LDO     | Output Voltage              | 1.35                 | 1.5               | 1.65                 | V    | VDD≥1.8V                                                                           |
| RPH     | PA,PB                       |                      | 40                |                      | kΩ   | VDD=5V                                                                             |
|         | and NRST pull-up resistors  |                      | 70                |                      | kΩ   | VDD=3V                                                                             |
| RPD     | PA, PB and TESTEN           |                      | 40                |                      | kΩ   | VDD=5V                                                                             |
|         | Pull Down Resistors         |                      | 70                |                      | kΩ   | VDD=3V                                                                             |
| LK      | Input leakage of PA,PB Flow | -1                   | -                 | 1                    | uA   | VDD=5V, 0 <vin< input="" mode="" mode<="" open-drain="" or="" td="" vdd=""></vin<> |
|         | PA,PB input low             | -0.3                 | -                 | VDD/2                | V    | VDD=4.5V                                                                           |

| <sup>VIL1</sup> Gatherir | (Schmitt<br>input disabled)<br>ng theのcore of a                   | -0.3   | -                    | VDD/2    | V  | VDD=3.0V 芯海科技<br>CHIPSEA                                                                                 |
|--------------------------|-------------------------------------------------------------------|--------|----------------------|----------|----|----------------------------------------------------------------------------------------------------------|
|                          | PA,PB input high                                                  | VDD/2  | _                    | VDD+0    | ٧  | VDD=5.5V                                                                                                 |
| VIH1                     | (Schmitt                                                          |        |                      | .3       |    |                                                                                                          |
|                          | input disabled)<br>In)                                            | VDD/2  | _                    | VDD+0    | V  | VDD=3.0V                                                                                                 |
|                          | ,                                                                 |        |                      | _3       |    |                                                                                                          |
| VILS1                    | NRST Negative<br>Threshold<br>Electricity                         | -0.3   | -                    | O - 2VDD | V  | -                                                                                                        |
|                          | Pressure<br>(Schmitt<br>input)                                    |        |                      |          |    |                                                                                                          |
| VIHS1                    | NRST Forward<br>Threshold                                         | 0_7/00 | _                    | VDD+0    | V  | _                                                                                                        |
|                          | Electricity Pressure                                              |        |                      | .3       |    |                                                                                                          |
|                          | (Schmitt                                                          |        |                      |          |    |                                                                                                          |
| VILS2                    | PA,PB Negative                                                    | -0.3   | _                    | O _ 3VDD | V  | -                                                                                                        |
|                          | Threshold<br>Electricity                                          |        |                      |          |    |                                                                                                          |
|                          | Pressure<br>(Schmitt<br>input)                                    |        |                      |          |    |                                                                                                          |
| VIHS2                    | PA,PB Positive                                                    |        |                      |          |    |                                                                                                          |
| VIIIOZ                   | threshold voltage<br>(Schmitt<br>input)                           | 0.7000 | _                    | VDD+0    | V  | -                                                                                                        |
| VOL1                     | PA, PB output low                                                 | -      | 0                    | -        | V  | -                                                                                                        |
|                          | power                                                             |        |                      |          |    |                                                                                                          |
|                          | Flat (except<br>PA12/PA13/PA14/P<br>A15/PB2/PB3)                  |        |                      |          |    |                                                                                                          |
| VOH1                     | PA, PB output high<br>(except<br>PA12/PA13/PA14/P<br>A15/PB2/PB3) | -      | VDD                  | -        | V  | -                                                                                                        |
| VOL2                     | PA12/PA13/PA14/P<br>A15/PB2/PB3<br>output                         | -      | 0                    | _        | V  | -                                                                                                        |
|                          | Low Level                                                         |        |                      |          |    |                                                                                                          |
| VOH2                     | PA12/PA13/PA14/P<br>A15/PB2/PB3                                   | -      | <sub>VDD</sub> - 0.7 | VDD      | V  | The output high level is related to the load, if it is a capacitive load, not go current, for VDD, if it |
|                          | output high level                                                 |        |                      |          |    | is a resistive load, depends on the resistance value of large                                            |
| IOH0                     | PB0/PB1/<br>PB7/<br>PB8/PA10/PA11                                 | -      | 15                   | -        | mA | VDD=5.0V                                                                                                 |
| IOH1                     | PA,PBsource                                                       | _      | 8                    | _        | mA | VDD=5.0V                                                                                                 |
| IOH2                     | currents                                                          | _      | 4                    | _        | mA | VDD=3.0V                                                                                                 |
|                          | except for the ports in IDHO (push pull output)                   |        |                      |          |    |                                                                                                          |
| IOLO                     | PBO/PB1/<br>PB7/<br>PB8/PA10/PA11                                 | -      | 21                   | -        | mA | VDD=5.0V                                                                                                 |
| IOL1                     | The PA,PB                                                         | _      | 12                   | _        | mA | VDD=5_0V                                                                                                 |
| IOL2                     | irrigation<br>current                                             | -      | 5                    | -        | mA | VDD=3.0V                                                                                                 |
|                          | except for the                                                    |        |                      |          |    | CS-QR-YF-054A02                                                                                          |



## Gathering the core of a

|         | port in low (push pull output)                    |   |     |   |    |                                                                                  |
|---------|---------------------------------------------------|---|-----|---|----|----------------------------------------------------------------------------------|
| IIDLE1  |                                                   | - | 10  | _ | mA | VDD=5.0V, enable all peripherals, enable PLL                                     |
| IIDLE2  | Operating current in run mode @ IRC 24MHz,        | - | 8   | _ | mA | VDD=5.0V, turn off all peripherals turn off PLL                                  |
| IIDLE3  | HCLK=48MHz                                        | - | 9   | - | mA | VDD=3.3V, enable all peripherals, enable PLL                                     |
| IIDLE4  |                                                   | - | 7   | - | mA | VDD=3.3V, turn off all peripherals enable PLL                                    |
| IIDLE5  |                                                   | - | 3   | - | mA | VDD=5.0V, enable all peripherals, enable PLL                                     |
| IIDLE6  | Operating current in run mode @ IRC8MHz,          | - | 2.5 | - | mA | VDD=5.0V, turn off all peripherals turn off PLL                                  |
| IIDLE7  | HCLK=8MHz                                         | - | 2.5 |   | mA | VDD=3.3V, enable all peripherals, enable PLL                                     |
| IIDLE8  |                                                   | - | 2   | - | mA | VDD=3.3V, turn off all peripherals enable PLL                                    |
| IIDLE9  |                                                   | - | 7   |   | mA | VDD=5.0V, enable all peripherals, enable PLL                                     |
| IIDLE10 | Operating current in run mode @ IRC 24MHz,        | - | 4   | - | mA | VDD=5.0V, turn off all peripherals turn off PLL                                  |
| IIDLE11 | HCLK=24MHz                                        | - | 6.5 | - | mA | VDD=3.3V, enable all peripherals, enable PLL                                     |
| IIDLE12 | , X                                               | - | 4   | - | mA | VDD=3.3V, turn off all peripherals enable PLL                                    |
| IIDLE13 | -/A-1                                             | - | 110 | - | uA | VDD=5.0V, enable all peripherals                                                 |
| IIDLE14 | Operating current                                 | _ | 105 | - | uA | VDD=5.0V, turn off all peripherals                                               |
| IIDLE15 | in operating mode                                 | - | 92  | - | uA | VDD=3.3V, enable all peripherals                                                 |
| IIDLE16 | HCLK=10KHz                                        | - | 90  | - | uA | VDD=3.3V, turn off all peripherals                                               |
| IPWD1   | Standby power in deep sleep mode 2 (not off)      | - | 12  | - | uA | VDD=5.0V, all oscillators and analog modules Block off, IO not connected to load |
| IPWD2   |                                                   | - | 8   | - | uA | VDD=3.3V, all oscillators and analog modes                                       |
|         |                                                   |   |     |   |    | Block off, IO not connected to load                                              |
| IPWD3   | Standby current in power-down mode (Turn off LD0) | - | 2.5 | _ | uA | VDD=5.0V, all oscillators and analog modules Block off, IO not connected to load |
| IPWD4   |                                                   | _ | 1.5 | - | uA | VDD=3.3V, all oscillators and analog modes                                       |



|  |  |  |  |  |  | •                              |
|--|--|--|--|--|--|--------------------------------|
|  |  |  |  |  |  | Block off, IO not connected to |
|  |  |  |  |  |  | load                           |

## 7.3 AC Electrical

#### Characteristics

#### 7.3.1 Internal 24/8MHz RC

Table 7-3

#### oscillator

| Symbols | Parameters        | Mini<br>mum<br>value | Typic<br>al<br>values | Maxi<br>mum<br>value | Unit | Test conditions            |
|---------|-------------------|----------------------|-----------------------|----------------------|------|----------------------------|
|         | Center Frequency  | -                    | 24                    | -                    | MHz  | TA=25 °C, VDD=5V           |
| FHRC    | Center Frequency  | -                    | 8                     | -                    | MHz  | TA=25 °C, VDD=5V           |
|         | A 60 121 12       | -1                   | -                     | +1                   | %    | TA=25 °C, VDD=5V           |
|         | After calibration | -2                   | -                     | +2                   | %    | TA=-40~85 °C, VDD=2.5~5.5V |
| HRC     | Operating current |                      | 400                   |                      | uA   | TA=25 °C, VDD=5V           |

#### 7.3.2 Internal 10KHz RC

oscillator

#### Table 7-4

| Symbols | Parameters        | Minim<br>um<br>value | Typical<br>values | Maxim<br>um<br>value | Unit | Test conditions            |
|---------|-------------------|----------------------|-------------------|----------------------|------|----------------------------|
| VLRC    | Voltage           | 2.5                  | -                 | 5.5                  | V    | _                          |
|         | Center Frequency  | - /                  | 10                | _                    | KHz  | _                          |
| FLRC    | After calibration | -10                  | -/                | +10                  | %    | TA=25 °C, VDD=5V           |
|         |                   | -30                  |                   | +30                  | %    | TA=-40~85 °C, VDD=2.5~5.5V |
| LRC     | Operating current | _                    | 2                 | _                    | uA   | TA=25 °C, VDD=5V           |

#### 7.3.3 PLL

**Features** 

Table 7-5

| Symbols   | Parameters            | Mini  | Typic  | Maxim | Unit | Test     |
|-----------|-----------------------|-------|--------|-------|------|----------|
|           |                       | mum   | al     | um    |      | conditio |
|           |                       | value | values | value |      | ns       |
| FPLL_IN   | PLL Input Clock       | 2     | 6      | 24    | MHz  | TA=25 °C |
|           | PLL Input Clock Duty  | 40    | -      | 60    | %    | TA=25 °C |
|           | Cycle                 |       |        |       |      |          |
| FPLL_OUT  | PLL multiplier output | 16    | _      | 48    | MHz  | TA=25 °C |
|           | clock                 |       |        |       |      |          |
| TLOCK     | PLL Lock Time         | -     | -      | 200   | us   | TA=25 °C |
| JitterPLL | Clock jitter          | -     | -      | 300   | ps   | TA=25 °C |

#### 7.3.4 I2C

**Features** 

#### Table 7-6 I2C Characteristics

| Symbol | Par  | Stan        | dard Mode | Quick   | Unit  |  |
|--------|------|-------------|-----------|---------|-------|--|
| Symbol | rai  | Mini        | Maxi      | Minimu  | Maxi  |  |
| S      | ame  | mum         | mum       | m value | mum   |  |
|        | ters | value value |           |         | value |  |

| VDD       | Operating Voltage                                             | 1.62 | 5.5  | 1.62                  | 5.5 海 | 和拼  |
|-----------|---------------------------------------------------------------|------|------|-----------------------|-------|-----|
| FSCL      | SCL clock frequency                                           | 0    | 100  | 0                     | 40011 | SKA |
| Gethering | Hold time of START condition                                  | 4    | _    | 0.6                   | -     | µs_ |
| TLOW      | Low level pulse width of SCL                                  | 4.7  | -    | 1.3                   | -     | μs  |
| THIGH     | High level pulse width of SCL                                 | 4    | _    | 0.6                   | -     | μs  |
| TSU:STA   | Repeat START signal build time                                | 4.7  | _    | 0.6                   | _     | μs  |
| тно : DAT | Data hold time for I2C bus devices                            | 0    | 3.45 | 0                     | 0.9   | μs  |
|           | between                                                       |      |      |                       |       |     |
| TSU: DAT  | Data creation time                                            | 250  | _    | 100                   | -     | ns  |
| Tr        | Rise time of SCL and SDA signals                              | _    | 1000 | 20+0. <sup>1Cb2</sup> | 300   | ns  |
| Tf        | SCL and SDA signal fall time                                  | _    | 300  | 20+0.1Cb              | 300   | ns  |
| TSU : STO | Establishment time of STOP condition                          | 4    | -    | 0.6                   | _     | μs  |
| TBUF      | Between STOP and START conditions of bus idle time            | 4.7  | _    | 1.3                   | _     | μs  |
| TSP       | Burrs that can be filtered out by input filtering Pulse Width | N/A  | N/A  | 0                     | 50    | μs  |

Note 1: The voltage of the pull-up resistor for the I2C bus does not have to be equal to the chip voltage, for example, if the chip power supply voltage is 5V, the I2C bus pull-up resistor voltage can be 1.8V.





Figure 7-1 I2C Standard and Fast Mode Timing Definitions

#### 7.3.5 Flash

**Features** 

Table 7-7

| Symbols | Parameters                    | Mini<br>mum<br>value | Typical<br>values | Maxi<br>mum<br>value | Unit  | Test conditions |
|---------|-------------------------------|----------------------|-------------------|----------------------|-------|-----------------|
| TERASE  | Flash Block Erase Time        | 4                    | 4.5ms             | 5                    | ms    | -40~85 °C       |
| TWRITE  | Flash Word (32bit) Write time |                      |                   | 60                   | us    | -40~85 °C       |
| TE      | Flash Erase Count             |                      |                   | 20000                | times | -40~85 °C       |
| TDR     | Flash retention               | 100                  |                   | -                    | years | 25 °C           |

## 7.4 Analog

#### characteristics

CS-QR-YF-054A02

This material is the exclusive property of Core Ocean Technology and may not be copied, reproduced or otherwise transformed for use without permission.



Table 7-8

| Symbols               | Parameters                             | Minim<br>um | Typic<br>al | Maxim<br>um | Unit                                                     | Test conditions                                                                    |
|-----------------------|----------------------------------------|-------------|-------------|-------------|----------------------------------------------------------|------------------------------------------------------------------------------------|
|                       |                                        | value       | values      | value       |                                                          |                                                                                    |
| VDD                   | Operating Voltage                      | 2.5         | 5           | 5.5         | V                                                        | -40~85 °C                                                                          |
| VIN                   | Analog input range                     | 0           | _           | VDD         | V                                                        | _                                                                                  |
| IADC                  | ADC Operating Current                  | -           | 0.75        | -           | mA                                                       | VDD=5V (VDD as reference voltage)                                                  |
| TCONV                 | ADC conversion time                    | 5           | -           | -           | us                                                       | VDD=5V                                                                             |
| DNL                   | Differential nonlinearity              | -2          | ±1          | 2           | LSB                                                      | VDD=5V                                                                             |
| Integral nonlinearity | -3                                     | ı           | 3           | LSB         | Full differential mode<br>VREF=0.5\@[O-<br>60mV], VDD=5V |                                                                                    |
| INL                   | (full differential                     | -2          | -           | 2           | LSB                                                      | Full differential mode  VREF=1V@[O- 60mV], VDD=5V                                  |
|                       |                                        | -4          | -           | 4           | LSB                                                      | Full differential mode,<br>reference voltage cannot be<br>selected<br>VDD,, VDD=5V |
|                       | Integral nonlinearity                  | -7          | -           | 7           | LSB                                                      | Single-ended mode<br>VREF=0.5V, VDD=5V                                             |
|                       | (single-ended mode)                    | -5          | -           | 5           | LSB                                                      | Single-ended mode VREF is the other voltage, and VDD=5V                            |
| EO                    | Full Differential Mode<br>Offset Error | -           | ±2          | _           | LSB                                                      | VDD=5V                                                                             |
|                       | Single Ended Mode<br>Offset Error      | -           | ±3          | _           | LSB                                                      | VDD=5V                                                                             |
| EG                    | Gain error                             | -4          | -           | +4          | LSB                                                      | VDD=5V                                                                             |

Maximum external input impedance calculation formula:

Rain 
$$\frac{<_{Ts}}{9C_{ADC}}$$
 - RADC

where RADC=2.3k and CADC=17.5pF refer to the internal sampling resistance and sampling capacitance of the ADC,

respectively.

| Sampling time | 2    | 4    | 8    | 16   |
|---------------|------|------|------|------|
| Ts/us         |      |      |      |      |
| External      | 10.5 | 22.1 | 19.5 | 00.3 |

Note: This table is guaranteed by design and has not been verified by testing. (RADC=3.3k if one of AINP7, AINN8, AINN8 is selected for the input port)

#### 7.4.2 11bit DAC

Table 7-9

| Symbols        | Parameters            | Mini<br>mum<br>value | Typic<br>al<br>values | Maxi<br>mum<br>value | Unit | Test conditions                   |
|----------------|-----------------------|----------------------|-----------------------|----------------------|------|-----------------------------------|
| VDD            | Operating Voltage     | 2.5                  | 5                     | 5.5                  | V    | -40~85 °C                         |
| IDAC           | DAC Operating Current | -                    | 0.75                  | -                    | mA   | VDD=5V (VDD as reference voltage) |
| TCONV          | DAC Conversion Rate   | 5                    | -                     |                      | us   | VDD=5V                            |
| RLOAD          | Resistive load        | 5                    | -                     |                      | kΩ   | Turn on BUFFER                    |
| CLOAD          | Capacitive load       |                      | -                     | 50                   | рF   | Turn on BUFFER                    |
| DAC_OUT<br>min | DAC Minimum Output    | 0.2                  | -                     |                      | V    | Turn on BUFFER                    |
| DAC_OUT<br>max | DAC Maximum Output    | -                    | _                     | VD<br>D-             | V    | Turn on BUFFER  CS-OR-YE-054A02   |

This material is the exclusive property of Core Ocean Technology and may not be copied, reproduced or otherwise transformed for use without permission.

This document is exclusive property of CHIPSEA and shall not be reproduced or copied or transformed to any other

|             |                           |      |     | 0.2  |      | 芯海科技                                                                                                               |
|-------------|---------------------------|------|-----|------|------|--------------------------------------------------------------------------------------------------------------------|
| Gathering   | the core of a             |      |     |      |      | CLOAD≤50pF, RLOAD≥5K                                                                                               |
| Tsettling   | DAC build time            | -    | 3   | 4    | uS   | 10BIT input code jumps<br>from min. to max. to<br>DAC_OUT stabilized at the final<br>value of ±0.5<br>1LSB of time |
| Update rate | Refresh rate              | -    |     | 200  | KS/s | CLOAD≤50pF, RLOAD≥5K<br>Input code change 1LSB, DAC_OUT<br>change                                                  |
| Twakeup     | Wake-up time              | -    | 6.5 | 10   | uS   | CLOAD≤50pF, RLOAD≥5K DAC from off to output relative to input code Response value                                  |
| DNL         | Differential nonlinearity | -1   | -   | 1    | LSB  | -                                                                                                                  |
| INL         | Integral nonlinearity     | -4   | -   | 4    | LSB  | -                                                                                                                  |
| EG          | Gain error                | -0.5 | -   | -0.5 | %    | -                                                                                                                  |

Table 7-10

# 7.4.3 Comp

arator





| Symbols | Parameters                     | Mini<br>mum<br>value | Typic<br>al<br>values | Maxi<br>mum<br>value | Unit | Test conditions           |
|---------|--------------------------------|----------------------|-----------------------|----------------------|------|---------------------------|
| VCMP    | Operating Voltage              | 2.5                  | 5                     | 5.5                  | V    | -40 °C ~+85 °C            |
| TA      | Temperature                    | -40                  | 25                    | 85                   | °C   | -                         |
| VIN     | Input Voltage Range            | 0                    | -                     | VDD                  | V    | -                         |
| Icomp   | Operating current              |                      | 60                    |                      | uA   | VDD=2.5V~5V               |
| PSRR    | Supply voltage rejection ratio | -                    | 60                    | -                    | dB   | -                         |
| Tresp   | Response time                  | -                    | -                     | 10                   | uS   | VDD=2.5V~5V               |
| CMRR    | Common mode rejection ratio    | -                    | 60                    | -                    | dB   | -                         |
| CMP LSB | Minimum Resolution             | _                    | 2                     | -                    | mV   | -                         |
| Voffset | Failure to adjust voltage      | -2                   | -                     | 2                    | mV   | 2.5V~5.5V, -40 °C ~+85 °C |

#### 7.4.4 Internal

Reference

Table 7-11

Voltage

| Symbols    | Parameters   | Minim<br>um<br>value | Typical<br>values | Maxim<br>um<br>Value | Sin<br>gle<br>po<br>siti<br>on | Test conditions            |
|------------|--------------|----------------------|-------------------|----------------------|--------------------------------|----------------------------|
|            |              | -1%                  | 1.0               | +1%                  | V                              | VDD=5.0V, TA=25 °C         |
|            |              | -2%                  | 1.0               | -2%                  | ٧                              | VDD=2.5~5.5V, TA=-40~85 °C |
|            |              | -1%                  | 2.0               | +1%                  | ٧                              | VDD=5.0V, TA=25 °C         |
|            |              | -2%                  | 2.0               | -2%                  | ٧                              | VDD=2.5~5.5V, TA=-40~85 °C |
| VRIN       | Internal     | -1%                  | 3.0               | +1%                  | ٧                              | VDD=5.0V, TA=25 °C         |
|            | Reference    | -2%                  | 3.0               | -2%                  | ٧                              | VDD=3.3~5.5V, TA=-40~85 °C |
|            |              | -1%                  | 4.0               | +1%                  | ٧                              | VDD=5.0V, TA=25 °C         |
|            | Voltage      | -2%                  | 4.0               | -2%                  | ٧                              | VDD=4.3~5.5V, TA=-40~85 °C |
|            | -            | <b>.</b> - <i>(</i>  | VDD               | /-                   | V                              | VDD=5.0V, TA=25 °C         |
|            |              | 0.00                 | 0.00              | 0.05                 | V                              | VDD>2.7V                   |
|            |              | 0.275                | 0.325             | 0.38                 | ٧                              | VDD>2.7V                   |
|            |              | 0.55                 | 0.60              | 0.65                 | ٧                              | VDD>2.7V                   |
|            |              | 0.85                 | 1.00              | 1.15                 | V                              | VDD>2.7V                   |
| OMPO VIDEE | Comparator 0 | 1.80                 | 2.00              | 2.20                 | V                              | VDD>2.7V                   |
| CMP0_VREF  | Reference    | 2.40                 | 2.70              | 3.00                 | ٧                              | VDD>3.2V                   |
| 1          | Voltage      | 2.70                 | 3.00              | 3.30                 | V                              | VDD>3.5V                   |
|            | K/3X -       | 3.00                 | 3.30              | 3.60                 | V                              | VDD>3.8V                   |
|            |              | 1.00                 | 1.20              | 1.40                 | V                              | VDD>2.7V                   |
|            | \\ X         | 2.25                 | 2.40              | 2.65                 | V                              | VDD>2.9V                   |

Note: VDD needs to be 0.5V larger than the reference voltage to ensure the accuracy of the reference voltage.

## 7.4.5 LDO Specifications and Power Management

Table 7-12

| Symbols | Parameters            | Minim<br>um<br>value | Typical<br>values | Maxim<br>um<br>value | Unit | Test conditions |
|---------|-----------------------|----------------------|-------------------|----------------------|------|-----------------|
| VDD     | Input Voltage         | 2.5                  | -                 | 5.5                  | V    | -               |
| VLDO    | Output Voltage        | 1.35                 | 1.5               | 1.65                 | V    | -               |
| TA      | Operating temperature | -40                  | 25                | 85                   | °C   | -               |
| CLDO    | Capacitance           | _                    | 4.7               | _                    | uF   | RESR<1Ω         |



Table 7-13

| Symbols | Parameters            | Minim<br>um<br>value | Typical<br>values | Maxim<br>um<br>value | Unit | Test conditions           |
|---------|-----------------------|----------------------|-------------------|----------------------|------|---------------------------|
| VDD     | Operating Voltage     | 0                    | _                 | 5.5                  | V    | -                         |
| TA      | Operating temperature | -40                  | 25                | 85                   | °C   | -                         |
| BOD     | Static current        | _                    | 1                 | 140                  | uA   | VDD=5.5V                  |
|         |                       | 1.65                 | 1.8               | 1.95                 | V    | <sub>TA</sub> = -40~85 °C |
|         |                       | 1.85                 | 2.0               | 2.15                 | V    | <sub>TA</sub> = -40~85 °C |
|         |                       | 2.2                  | 2.4               | 2.6                  | V    | <sub>TA</sub> = -40~85 °C |
| VBOD    | Undervol              | 2.5                  | 2.7               | 2.9                  | V    | <sub>TA</sub> = -40~85 °C |
|         | tage                  | 2.8                  | 3.0               | 3.2                  | V    | <sub>TA</sub> = -40~85 °C |
|         | voltage               | 3.3                  | 3.6               | 3.9                  | V    | <sub>TA</sub> = -40~85 °C |
|         | (rising               | 3.6                  | 4.0               | 4.4                  | V    | <sub>TA</sub> = -40~85 °C |
|         | edge)                 | 6.0                  | 6.5               | 7.0                  | V    | <sub>TA</sub> = -40~85 °C |
|         |                       | 1.65                 | 1.8               | 1.95                 | V    | <sub>TA</sub> = -40~85 °C |
|         |                       | 1.85                 | 2.0               | 2.15                 | V    | <sub>TA</sub> = -40~85 °C |
|         |                       | 2.2                  | 2.4               | 2.6                  | V    | <sub>TA</sub> = -40~85 °C |
| VBOD    | Undervol              | 2.5                  | 2.7               | 2.9                  | V    | <sub>TA</sub> = -40~85 °C |
|         | tage                  | 2.8                  | 3.0               | 3.2                  | V    | <sub>TA</sub> = -40~85 °C |
|         | voltage               | 3.3                  | 3.6               | 3.9                  | V    | <sub>TA</sub> = -40~85 °C |
|         | (falling              | 3.6                  | 4.0               | 4.4                  | V    | <sub>TA</sub> = -40~85 °C |
|         | edge)                 | 6.0                  | 6.5               | 7.0                  | V    | <sub>TA</sub> = -40~85 °C |

#### 7.4.7 Power-

#### on reset

Table 7-14

| Symbols    | Parameters                                           | Mini<br>mum<br>value | Typic<br>al<br>values | Maxim<br>um<br>value | Unit | Test conditions |
|------------|------------------------------------------------------|----------------------|-----------------------|----------------------|------|-----------------|
| TA         | Operating temperature                                | -40                  | 25                    | 85                   | °C   | -               |
| VPOR_th    | Reset release threshold voltage                      | -                    | 1.6                   | -                    | V    | -               |
| VPOR_star  | Start-up voltage for power-on reset                  | -                    |                       | 100                  | mV   | -               |
| RRVDD      | Voltage rise rate of power-on reset                  | 0.025                | F                     | -                    | V/ms | -               |
| TPOR_Dealy | Power-on reset delay                                 | 20ms                 |                       | 120ms                |      |                 |
| TPOR       | Power-on reset requires voltage hold Minimum time at | 0.5                  | -                     | -                    | ms   | -               |
|            | VPOR_start                                           |                      |                       |                      |      |                 |
|            | VDD                                                  |                      |                       |                      |      |                 |
|            |                                                      | <b>■</b> T           | POR                   | RR'                  | VDD  |                 |
|            | 3                                                    |                      |                       |                      | VPOF | २               |

#### **Features**

7.4.8 Type-C

CS-QR-YF-054A02

This material is the exclusive property of Core Ocean Technology and may not be copied, reproduced or otherwise transformed for use without permission.



Table 7-15

| Symbols    | Parameters         | Mini<br>mum<br>value | Typic<br>al<br>values | Maxi<br>mum<br>value | Unit | Test conditions                |
|------------|--------------------|----------------------|-----------------------|----------------------|------|--------------------------------|
| VDD        | 0                  | 2.5                  | 5                     | 5.5                  | V    | 25 ℃                           |
| VDD        | Operating voltage  | 2.7                  | 5                     | 5.5                  | V    | -40 °C ~+85 °C                 |
|            | range              |                      |                       |                      |      |                                |
| D-         | 004 000            | 73                   | 80                    | 87                   | uA   | VDD>3V                         |
| Rp         | CC1, CC2           | 165                  | 180                   | 195                  | uA   | VDD>3V                         |
|            |                    | 303                  | 330                   | 357                  | uA   | VDD>3V                         |
| Rd         | Pull Down          | 4.6                  | 5.1                   | 5.6                  | ΚΩ   | VDD=2_7V~5V                    |
|            | Resistors          |                      |                       |                      |      |                                |
| Tsettle_pd | The rise of the PD | 200                  |                       | 1200                 |      | CC next recommended to connect |
|            | square wave and    | 300                  | _                     | 1300                 | ns   | CC port recommended to connect |
|            | Descent time       |                      |                       |                      |      | 330pf capacitor                |

#### 7.4.9 QC3.0 Features

(VDD = 5V, TA = 25°C, all conditions if not otherwise specified)

Table 7-16

| Symbols | Parameters                 | Mini<br>mum<br>value | Typica<br>l<br>values | Maxi<br>mum<br>value | Unit | Test conditions |
|---------|----------------------------|----------------------|-----------------------|----------------------|------|-----------------|
| \/DD    | 0                          | 2.5                  | 5                     | 5.5                  | V    | 25 ℃            |
| VDD     | Operating voltage          | 2.7                  | 5                     | 5.5                  | V    | -40 °C ~+85 °C  |
|         | range                      |                      |                       |                      |      |                 |
| RDP     | DPn pull-down resistor     | 300                  | 500                   | 1500                 | ΚΩ   |                 |
| RDM     | DMn pull-down resistor     | 16                   | 18                    | 20                   | ΚΩ   |                 |
|         | DPn and DMn shorting power | -                    | 20                    | 40                   | Ω    | , Y             |
|         | obstruction                |                      |                       |                      |      |                 |



# 8 Package information



Figure 8-1

Table 8-1

| SYMBOLS | MIN  | NOR     | MAX  |  |  |  |  |
|---------|------|---------|------|--|--|--|--|
| SIMBOLS | (mm) |         |      |  |  |  |  |
| A       | 0.50 | 0.55    | 0.60 |  |  |  |  |
| A1      | 0.00 | 0.02    | 0.05 |  |  |  |  |
| b       | 0.20 | 0.25    | 0.30 |  |  |  |  |
| c       | 0.10 | 0.15    | 0.20 |  |  |  |  |
| D       | 3.90 | 4.00    | 4.10 |  |  |  |  |
| D2      | 2.70 | 2.80    | 2.90 |  |  |  |  |
| e       |      | 0.50BSC |      |  |  |  |  |
| Ne      |      | 2.50BSC |      |  |  |  |  |
| Nd      |      | 2.50BSC |      |  |  |  |  |
| E       | 3.90 | 4.00    | 4.10 |  |  |  |  |
| E2      | 2.70 | 2.80    | 2.90 |  |  |  |  |
| L       | 0.35 | 0.40    | 0.45 |  |  |  |  |
| h       | 0.30 | 0.35    | 0.40 |  |  |  |  |







Figure 8-2

Table 8-2

| SYMBOLS | MIN  | NOR     | MAX  |  |  |  |
|---------|------|---------|------|--|--|--|
| SIMBOLS | (mm) |         |      |  |  |  |
| A       | 0.70 | 0.75    | 0.80 |  |  |  |
| A1      | 0.00 | 0.02    | 0.05 |  |  |  |
| b       | 0.20 | 0.25    | 0.30 |  |  |  |
| b1      |      | 0.16REF |      |  |  |  |
| c       | 0.15 | 0.20    | 0.25 |  |  |  |
| D       | 4.90 | 5.00    | 5.10 |  |  |  |
| D2      | 3.40 | 3.50    | 3.60 |  |  |  |
| e       |      | 0.50BSC |      |  |  |  |
| Ne      |      | 3.50BSC |      |  |  |  |
| Nd      |      | 3.50BSC |      |  |  |  |
| E       | 4.90 | 5.00    | 5.10 |  |  |  |
| E2      | 3.40 | 3.50    | 3.60 |  |  |  |
| L       | 0.25 | 0.30    | 0.35 |  |  |  |
| h       | 0.30 | 0.35    | 0.40 |  |  |  |



# 9 Product naming rules

9.1 Product Model Description





55 CS-QR-YF-054A02

This material is the exclusive property of Core Ocean Technology and may not be copied, reproduced or otherwise transformed for use without permission.



# 9.2 Product printing instructions



The front side of the chip is generally printed with 3 lines:

The first line is the company name, CHIPSEA.

The second line is the product model number. For some small size packages, the product model number will be reduced.

The third line is the date code. From the left end, the first two digits are the last two digits of the calendar year number; the third and burth digits are the number of calendar weeks in the year, and the left end is complemented by 0 if there are less than two; the last three digits are the product random number.

For example, the CS32G020K8U6 is printed as follows:

Δ

CHIPSEA G020K8U6 YYWWXXX



# 10 Orderin

g

Table 10-1

Informa

tion

| Product Model | Package | Environm<br>ental<br>RoHS | Operating temperature | Packaging      |
|---------------|---------|---------------------------|-----------------------|----------------|
| CS32G020K8U6  | QFN32   | Yes                       | -40 °C ~85 °C         | Pallet mounted |
| CS32G020E8U6  | QFN24   | Yes                       | -40 °C ~85 °C         | Pallet mounted |